mirror of
https://gitlab.com/qemu-project/qemu
synced 2024-11-05 20:35:44 +00:00
target/riscv: Add Hypervisor machine CSRs accesses
Signed-off-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: Palmer Dabbelt <palmerdabbelt@google.com> Signed-off-by: Palmer Dabbelt <palmerdabbelt@google.com>
This commit is contained in:
parent
8747c9eeb2
commit
34cfb5f618
1 changed files with 27 additions and 0 deletions
|
@ -984,6 +984,30 @@ static int write_vsatp(CPURISCVState *env, int csrno, target_ulong val)
|
|||
return 0;
|
||||
}
|
||||
|
||||
static int read_mtval2(CPURISCVState *env, int csrno, target_ulong *val)
|
||||
{
|
||||
*val = env->mtval2;
|
||||
return 0;
|
||||
}
|
||||
|
||||
static int write_mtval2(CPURISCVState *env, int csrno, target_ulong val)
|
||||
{
|
||||
env->mtval2 = val;
|
||||
return 0;
|
||||
}
|
||||
|
||||
static int read_mtinst(CPURISCVState *env, int csrno, target_ulong *val)
|
||||
{
|
||||
*val = env->mtinst;
|
||||
return 0;
|
||||
}
|
||||
|
||||
static int write_mtinst(CPURISCVState *env, int csrno, target_ulong val)
|
||||
{
|
||||
env->mtinst = val;
|
||||
return 0;
|
||||
}
|
||||
|
||||
/* Physical Memory Protection */
|
||||
static int read_pmpcfg(CPURISCVState *env, int csrno, target_ulong *val)
|
||||
{
|
||||
|
@ -1207,6 +1231,9 @@ static riscv_csr_operations csr_ops[CSR_TABLE_SIZE] = {
|
|||
[CSR_VSTVAL] = { hmode, read_vstval, write_vstval },
|
||||
[CSR_VSATP] = { hmode, read_vsatp, write_vsatp },
|
||||
|
||||
[CSR_MTVAL2] = { hmode, read_mtval2, write_mtval2 },
|
||||
[CSR_MTINST] = { hmode, read_mtinst, write_mtinst },
|
||||
|
||||
/* Physical Memory Protection */
|
||||
[CSR_PMPCFG0 ... CSR_PMPADDR9] = { pmp, read_pmpcfg, write_pmpcfg },
|
||||
[CSR_PMPADDR0 ... CSR_PMPADDR15] = { pmp, read_pmpaddr, write_pmpaddr },
|
||||
|
|
Loading…
Reference in a new issue