2008-12-07 19:08:45 +00:00
|
|
|
/*
|
|
|
|
* SuperH on-chip PCIC emulation.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2008 Takashi YOSHII
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2013-02-04 14:40:22 +00:00
|
|
|
#include "hw/sysbus.h"
|
|
|
|
#include "hw/sh.h"
|
|
|
|
#include "hw/pci/pci.h"
|
|
|
|
#include "hw/pci/pci_host.h"
|
2012-12-17 17:20:00 +00:00
|
|
|
#include "qemu/bswap.h"
|
2012-12-17 17:19:49 +00:00
|
|
|
#include "exec/address-spaces.h"
|
2008-12-07 19:08:45 +00:00
|
|
|
|
2011-01-19 17:23:59 +00:00
|
|
|
typedef struct SHPCIState {
|
|
|
|
SysBusDevice busdev;
|
2008-12-07 19:08:45 +00:00
|
|
|
PCIBus *bus;
|
|
|
|
PCIDevice *dev;
|
2011-01-19 17:23:59 +00:00
|
|
|
qemu_irq irq[4];
|
2011-08-15 14:17:30 +00:00
|
|
|
MemoryRegion memconfig_p4;
|
|
|
|
MemoryRegion memconfig_a7;
|
|
|
|
MemoryRegion isa;
|
2008-12-07 19:08:45 +00:00
|
|
|
uint32_t par;
|
|
|
|
uint32_t mbr;
|
|
|
|
uint32_t iobr;
|
2011-01-19 17:23:59 +00:00
|
|
|
} SHPCIState;
|
2008-12-07 19:08:45 +00:00
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static void sh_pci_reg_write (void *p, hwaddr addr, uint64_t val,
|
2011-08-15 14:17:30 +00:00
|
|
|
unsigned size)
|
2008-12-07 19:08:45 +00:00
|
|
|
{
|
2011-01-19 17:23:59 +00:00
|
|
|
SHPCIState *pcic = p;
|
2008-12-07 19:08:45 +00:00
|
|
|
switch(addr) {
|
|
|
|
case 0 ... 0xfc:
|
|
|
|
cpu_to_le32w((uint32_t*)(pcic->dev->config + addr), val);
|
|
|
|
break;
|
|
|
|
case 0x1c0:
|
|
|
|
pcic->par = val;
|
|
|
|
break;
|
|
|
|
case 0x1c4:
|
2010-04-11 21:59:39 +00:00
|
|
|
pcic->mbr = val & 0xff000001;
|
2008-12-07 19:08:45 +00:00
|
|
|
break;
|
|
|
|
case 0x1c8:
|
2010-04-11 21:59:39 +00:00
|
|
|
if ((val & 0xfffc0000) != (pcic->iobr & 0xfffc0000)) {
|
2011-08-15 14:17:30 +00:00
|
|
|
memory_region_del_subregion(get_system_memory(), &pcic->isa);
|
2010-04-11 21:59:39 +00:00
|
|
|
pcic->iobr = val & 0xfffc0001;
|
2011-08-15 14:17:30 +00:00
|
|
|
memory_region_add_subregion(get_system_memory(),
|
|
|
|
pcic->iobr & 0xfffc0000, &pcic->isa);
|
2010-04-11 21:59:39 +00:00
|
|
|
}
|
2008-12-07 19:08:45 +00:00
|
|
|
break;
|
|
|
|
case 0x220:
|
|
|
|
pci_data_write(pcic->bus, pcic->par, val, 4);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static uint64_t sh_pci_reg_read (void *p, hwaddr addr,
|
2011-08-15 14:17:30 +00:00
|
|
|
unsigned size)
|
2008-12-07 19:08:45 +00:00
|
|
|
{
|
2011-01-19 17:23:59 +00:00
|
|
|
SHPCIState *pcic = p;
|
2008-12-07 19:08:45 +00:00
|
|
|
switch(addr) {
|
|
|
|
case 0 ... 0xfc:
|
|
|
|
return le32_to_cpup((uint32_t*)(pcic->dev->config + addr));
|
|
|
|
case 0x1c0:
|
|
|
|
return pcic->par;
|
2010-04-11 21:59:39 +00:00
|
|
|
case 0x1c4:
|
|
|
|
return pcic->mbr;
|
|
|
|
case 0x1c8:
|
|
|
|
return pcic->iobr;
|
2008-12-07 19:08:45 +00:00
|
|
|
case 0x220:
|
|
|
|
return pci_data_read(pcic->bus, pcic->par, 4);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-08-15 14:17:30 +00:00
|
|
|
static const MemoryRegionOps sh_pci_reg_ops = {
|
|
|
|
.read = sh_pci_reg_read,
|
|
|
|
.write = sh_pci_reg_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 4,
|
|
|
|
},
|
2008-12-07 19:08:45 +00:00
|
|
|
};
|
|
|
|
|
2011-01-19 17:23:59 +00:00
|
|
|
static int sh_pci_map_irq(PCIDevice *d, int irq_num)
|
|
|
|
{
|
|
|
|
return (d->devfn >> 3);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_pci_set_irq(void *opaque, int irq_num, int level)
|
|
|
|
{
|
|
|
|
qemu_irq *pic = opaque;
|
|
|
|
|
|
|
|
qemu_set_irq(pic[irq_num], level);
|
|
|
|
}
|
|
|
|
|
2012-01-24 19:12:29 +00:00
|
|
|
static int sh_pci_device_init(SysBusDevice *dev)
|
2011-01-19 17:23:59 +00:00
|
|
|
{
|
|
|
|
SHPCIState *s;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
s = FROM_SYSBUS(SHPCIState, dev);
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
sysbus_init_irq(dev, &s->irq[i]);
|
|
|
|
}
|
|
|
|
s->bus = pci_register_bus(&s->busdev.qdev, "pci",
|
|
|
|
sh_pci_set_irq, sh_pci_map_irq,
|
2011-08-08 13:09:04 +00:00
|
|
|
s->irq,
|
|
|
|
get_system_memory(),
|
|
|
|
get_system_io(),
|
2013-03-14 22:01:11 +00:00
|
|
|
PCI_DEVFN(0, 0), 4, TYPE_PCI_BUS);
|
2011-08-15 14:17:30 +00:00
|
|
|
memory_region_init_io(&s->memconfig_p4, &sh_pci_reg_ops, s,
|
|
|
|
"sh_pci", 0x224);
|
2011-08-28 15:17:04 +00:00
|
|
|
memory_region_init_alias(&s->memconfig_a7, "sh_pci.2", &s->memconfig_p4,
|
2011-08-15 14:17:30 +00:00
|
|
|
0, 0x224);
|
|
|
|
isa_mmio_setup(&s->isa, 0x40000);
|
2011-12-16 22:37:46 +00:00
|
|
|
sysbus_init_mmio(dev, &s->memconfig_p4);
|
2011-11-27 09:38:10 +00:00
|
|
|
sysbus_init_mmio(dev, &s->memconfig_a7);
|
2011-12-16 22:37:46 +00:00
|
|
|
s->iobr = 0xfe240000;
|
|
|
|
memory_region_add_subregion(get_system_memory(), s->iobr, &s->isa);
|
|
|
|
|
2011-01-19 17:23:59 +00:00
|
|
|
s->dev = pci_create_simple(s->bus, PCI_DEVFN(0, 0), "sh_pci_host");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int sh_pci_host_init(PCIDevice *d)
|
|
|
|
{
|
|
|
|
pci_set_word(d->config + PCI_COMMAND, PCI_COMMAND_WAIT);
|
|
|
|
pci_set_word(d->config + PCI_STATUS, PCI_STATUS_CAP_LIST |
|
|
|
|
PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-12-04 18:22:06 +00:00
|
|
|
static void sh_pci_host_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
k->init = sh_pci_host_init;
|
|
|
|
k->vendor_id = PCI_VENDOR_ID_HITACHI;
|
|
|
|
k->device_id = PCI_DEVICE_ID_HITACHI_SH7751R;
|
|
|
|
}
|
|
|
|
|
2013-01-10 15:19:07 +00:00
|
|
|
static const TypeInfo sh_pci_host_info = {
|
2011-12-08 03:34:16 +00:00
|
|
|
.name = "sh_pci_host",
|
|
|
|
.parent = TYPE_PCI_DEVICE,
|
|
|
|
.instance_size = sizeof(PCIDevice),
|
|
|
|
.class_init = sh_pci_host_class_init,
|
2011-01-19 17:23:59 +00:00
|
|
|
};
|
|
|
|
|
2012-01-24 19:12:29 +00:00
|
|
|
static void sh_pci_device_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
sdc->init = sh_pci_device_init;
|
|
|
|
}
|
|
|
|
|
2013-01-10 15:19:07 +00:00
|
|
|
static const TypeInfo sh_pci_device_info = {
|
2011-12-08 03:34:16 +00:00
|
|
|
.name = "sh_pci",
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(SHPCIState),
|
|
|
|
.class_init = sh_pci_device_class_init,
|
2012-01-24 19:12:29 +00:00
|
|
|
};
|
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
static void sh_pci_register_types(void)
|
2008-12-07 19:08:45 +00:00
|
|
|
{
|
2011-12-08 03:34:16 +00:00
|
|
|
type_register_static(&sh_pci_device_info);
|
|
|
|
type_register_static(&sh_pci_host_info);
|
2008-12-07 19:08:45 +00:00
|
|
|
}
|
2011-01-19 17:23:59 +00:00
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
type_init(sh_pci_register_types)
|