mirror of
https://github.com/torvalds/linux
synced 2024-11-05 18:23:50 +00:00
3ed1c478ef
- ARM big.LITTLE cpufreq driver from Viresh Kumar.
- exynos5440 cpufreq driver from Amit Daniel Kachhap.
- cpufreq core cleanup and code consolidation from Viresh Kumar and
Stratos Karafotis.
- cpufreq scalability improvement from Nathan Zimmer.
- AMD "frequency sensitivity feedback" powersave bias for the ondemand
cpufreq governor from Jacob Shin.
- cpuidle code consolidation and cleanups from Daniel Lezcano.
- ARM OMAP cpuidle fixes from Santosh Shilimkar and Daniel Lezcano.
- ACPICA fixes and other improvements from Bob Moore, Jung-uk Kim,
Lv Zheng, Yinghai Lu, Tang Chen, Colin Ian King, and Linn Crosetto.
- ACPI core updates related to hotplug from Toshi Kani, Paul Bolle,
Yasuaki Ishimatsu, and Rafael J. Wysocki.
- Intel Lynxpoint LPSS (Low-Power Subsystem) support improvements
from Rafael J. Wysocki and Andy Shevchenko.
/
-----BEGIN PGP SIGNATURE-----
Version: GnuPG v2.0.19 (GNU/Linux)
iQIcBAABAgAGBQJRf8M8AAoJEKhOf7ml8uNsud4P/3cabXP5lDipzibRrpOiONse
puuvIdhtNdMRMc3t1oSDjNH/w/JA51Gc+ICGFAORiyVmqxBc85mpT6J5ibqV7hNd
pCqbKJceoB5PajHZSx22e4wG9O7YN1k3r80p38IfFzA+Ct0KNSuE0ixMEfHKYjiq
p5pXswk6TY3gtBReH9agrafHqDtXw4IMTE0asMuJ+BorPW7vQeiNlrkuA+0qmDuu
26O0Pm2TVkx1ryfTjdM9zSZ9X2G4JuM8rm1/VFZWQJTExwlv3bA2Za1nvQNJlJ99
6JZ0JXfAehcEW2Ye0sqsZ8HSEabDVHM29QvvOszJ5RpBXERiOCHOkhvFleCoTpn0
Xq0rtXPrLMH1G28Ej+cxmsAjfzOLV2Byg30CAoI/GCLuQ+xh+VMCpuNYQuld25CG
9rtYd0fWESeYsAebhDcX0E3xyzJtbrHtOb9PyGwNkbAJ8YQfhVSMCOPi2SX2wa+Q
qXLXi2VaHvjBSUKcAv5BmM+Ya57Be+88D0LxbgXbUeOnYefUK1ljldKDDshkMjgG
P4LPdm4JpoB5ncXSOO1Dz9w9QnNcFexSUySd/TtKLNMha1vEHV8ISzNPYY+9IdXf
XN0VZbFnUDzdj+Fwna7zyFb1cGihDYJKAtpXvRd8Y6RGUxKx9uGLAFJZw/xZB/cR
KZKuML5O8MgJuef37F38
=H/se
-----END PGP SIGNATURE-----
Merge tag 'pm+acpi-3.10-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/rafael/linux-pm
Pull power management and ACPI updates from Rafael J Wysocki:
- ARM big.LITTLE cpufreq driver from Viresh Kumar.
- exynos5440 cpufreq driver from Amit Daniel Kachhap.
- cpufreq core cleanup and code consolidation from Viresh Kumar and
Stratos Karafotis.
- cpufreq scalability improvement from Nathan Zimmer.
- AMD "frequency sensitivity feedback" powersave bias for the ondemand
cpufreq governor from Jacob Shin.
- cpuidle code consolidation and cleanups from Daniel Lezcano.
- ARM OMAP cpuidle fixes from Santosh Shilimkar and Daniel Lezcano.
- ACPICA fixes and other improvements from Bob Moore, Jung-uk Kim, Lv
Zheng, Yinghai Lu, Tang Chen, Colin Ian King, and Linn Crosetto.
- ACPI core updates related to hotplug from Toshi Kani, Paul Bolle,
Yasuaki Ishimatsu, and Rafael J Wysocki.
- Intel Lynxpoint LPSS (Low-Power Subsystem) support improvements from
Rafael J Wysocki and Andy Shevchenko.
* tag 'pm+acpi-3.10-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/rafael/linux-pm: (192 commits)
cpufreq: Revert incorrect commit 5800043
cpufreq: MAINTAINERS: Add co-maintainer
cpuidle: add maintainer entry
ACPI / thermal: do not always return THERMAL_TREND_RAISING for active trip points
ARM: s3c64xx: cpuidle: use init/exit common routine
cpufreq: pxa2xx: initialize variables
ACPI: video: correct acpi_video_bus_add error processing
SH: cpuidle: use init/exit common routine
ARM: S5pv210: compiling issue, ARM_S5PV210_CPUFREQ needs CONFIG_CPU_FREQ_TABLE=y
ACPI: Fix wrong parameter passed to memblock_reserve
cpuidle: fix comment format
pnp: use %*phC to dump small buffers
isapnp: remove debug leftovers
ARM: imx: cpuidle: use init/exit common routine
ARM: davinci: cpuidle: use init/exit common routine
ARM: kirkwood: cpuidle: use init/exit common routine
ARM: calxeda: cpuidle: use init/exit common routine
ARM: tegra: cpuidle: use init/exit common routine for tegra3
ARM: tegra: cpuidle: use init/exit common routine for tegra2
ARM: OMAP4: cpuidle: use init/exit common routine
...
312 lines
6.7 KiB
C
312 lines
6.7 KiB
C
/*
|
|
* pm.c - Common OMAP2+ power management-related code
|
|
*
|
|
* Copyright (C) 2010 Texas Instruments, Inc.
|
|
* Copyright (C) 2010 Nokia Corporation
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
#include <linux/init.h>
|
|
#include <linux/io.h>
|
|
#include <linux/err.h>
|
|
#include <linux/opp.h>
|
|
#include <linux/export.h>
|
|
#include <linux/suspend.h>
|
|
#include <linux/cpu.h>
|
|
|
|
#include <asm/system_misc.h>
|
|
|
|
#include "omap-pm.h"
|
|
#include "omap_device.h"
|
|
#include "common.h"
|
|
|
|
#include "soc.h"
|
|
#include "prcm-common.h"
|
|
#include "voltage.h"
|
|
#include "powerdomain.h"
|
|
#include "clockdomain.h"
|
|
#include "pm.h"
|
|
#include "twl-common.h"
|
|
|
|
/*
|
|
* omap_pm_suspend: points to a function that does the SoC-specific
|
|
* suspend work
|
|
*/
|
|
int (*omap_pm_suspend)(void);
|
|
|
|
#ifdef CONFIG_PM
|
|
/**
|
|
* struct omap2_oscillator - Describe the board main oscillator latencies
|
|
* @startup_time: oscillator startup latency
|
|
* @shutdown_time: oscillator shutdown latency
|
|
*/
|
|
struct omap2_oscillator {
|
|
u32 startup_time;
|
|
u32 shutdown_time;
|
|
};
|
|
|
|
static struct omap2_oscillator oscillator = {
|
|
.startup_time = ULONG_MAX,
|
|
.shutdown_time = ULONG_MAX,
|
|
};
|
|
|
|
void omap_pm_setup_oscillator(u32 tstart, u32 tshut)
|
|
{
|
|
oscillator.startup_time = tstart;
|
|
oscillator.shutdown_time = tshut;
|
|
}
|
|
|
|
void omap_pm_get_oscillator(u32 *tstart, u32 *tshut)
|
|
{
|
|
if (!tstart || !tshut)
|
|
return;
|
|
|
|
*tstart = oscillator.startup_time;
|
|
*tshut = oscillator.shutdown_time;
|
|
}
|
|
#endif
|
|
|
|
static int __init _init_omap_device(char *name)
|
|
{
|
|
struct omap_hwmod *oh;
|
|
struct platform_device *pdev;
|
|
|
|
oh = omap_hwmod_lookup(name);
|
|
if (WARN(!oh, "%s: could not find omap_hwmod for %s\n",
|
|
__func__, name))
|
|
return -ENODEV;
|
|
|
|
pdev = omap_device_build(oh->name, 0, oh, NULL, 0);
|
|
if (WARN(IS_ERR(pdev), "%s: could not build omap_device for %s\n",
|
|
__func__, name))
|
|
return -ENODEV;
|
|
|
|
return 0;
|
|
}
|
|
|
|
/*
|
|
* Build omap_devices for processors and bus.
|
|
*/
|
|
static void __init omap2_init_processor_devices(void)
|
|
{
|
|
_init_omap_device("mpu");
|
|
if (omap3_has_iva())
|
|
_init_omap_device("iva");
|
|
|
|
if (cpu_is_omap44xx()) {
|
|
_init_omap_device("l3_main_1");
|
|
_init_omap_device("dsp");
|
|
_init_omap_device("iva");
|
|
} else {
|
|
_init_omap_device("l3_main");
|
|
}
|
|
}
|
|
|
|
int __init omap_pm_clkdms_setup(struct clockdomain *clkdm, void *unused)
|
|
{
|
|
/* XXX The usecount test is racy */
|
|
if ((clkdm->flags & CLKDM_CAN_ENABLE_AUTO) &&
|
|
!(clkdm->flags & CLKDM_MISSING_IDLE_REPORTING))
|
|
clkdm_allow_idle(clkdm);
|
|
else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
|
|
clkdm->usecount == 0)
|
|
clkdm_sleep(clkdm);
|
|
return 0;
|
|
}
|
|
|
|
/*
|
|
* This API is to be called during init to set the various voltage
|
|
* domains to the voltage as per the opp table. Typically we boot up
|
|
* at the nominal voltage. So this function finds out the rate of
|
|
* the clock associated with the voltage domain, finds out the correct
|
|
* opp entry and sets the voltage domain to the voltage specified
|
|
* in the opp entry
|
|
*/
|
|
static int __init omap2_set_init_voltage(char *vdd_name, char *clk_name,
|
|
const char *oh_name)
|
|
{
|
|
struct voltagedomain *voltdm;
|
|
struct clk *clk;
|
|
struct opp *opp;
|
|
unsigned long freq, bootup_volt;
|
|
struct device *dev;
|
|
|
|
if (!vdd_name || !clk_name || !oh_name) {
|
|
pr_err("%s: invalid parameters\n", __func__);
|
|
goto exit;
|
|
}
|
|
|
|
if (!strncmp(oh_name, "mpu", 3))
|
|
/*
|
|
* All current OMAPs share voltage rail and clock
|
|
* source, so CPU0 is used to represent the MPU-SS.
|
|
*/
|
|
dev = get_cpu_device(0);
|
|
else
|
|
dev = omap_device_get_by_hwmod_name(oh_name);
|
|
|
|
if (IS_ERR(dev)) {
|
|
pr_err("%s: Unable to get dev pointer for hwmod %s\n",
|
|
__func__, oh_name);
|
|
goto exit;
|
|
}
|
|
|
|
voltdm = voltdm_lookup(vdd_name);
|
|
if (!voltdm) {
|
|
pr_err("%s: unable to get vdd pointer for vdd_%s\n",
|
|
__func__, vdd_name);
|
|
goto exit;
|
|
}
|
|
|
|
clk = clk_get(NULL, clk_name);
|
|
if (IS_ERR(clk)) {
|
|
pr_err("%s: unable to get clk %s\n", __func__, clk_name);
|
|
goto exit;
|
|
}
|
|
|
|
freq = clk_get_rate(clk);
|
|
clk_put(clk);
|
|
|
|
rcu_read_lock();
|
|
opp = opp_find_freq_ceil(dev, &freq);
|
|
if (IS_ERR(opp)) {
|
|
rcu_read_unlock();
|
|
pr_err("%s: unable to find boot up OPP for vdd_%s\n",
|
|
__func__, vdd_name);
|
|
goto exit;
|
|
}
|
|
|
|
bootup_volt = opp_get_voltage(opp);
|
|
rcu_read_unlock();
|
|
if (!bootup_volt) {
|
|
pr_err("%s: unable to find voltage corresponding to the bootup OPP for vdd_%s\n",
|
|
__func__, vdd_name);
|
|
goto exit;
|
|
}
|
|
|
|
voltdm_scale(voltdm, bootup_volt);
|
|
return 0;
|
|
|
|
exit:
|
|
pr_err("%s: unable to set vdd_%s\n", __func__, vdd_name);
|
|
return -EINVAL;
|
|
}
|
|
|
|
#ifdef CONFIG_SUSPEND
|
|
static int omap_pm_enter(suspend_state_t suspend_state)
|
|
{
|
|
int ret = 0;
|
|
|
|
if (!omap_pm_suspend)
|
|
return -ENOENT; /* XXX doublecheck */
|
|
|
|
switch (suspend_state) {
|
|
case PM_SUSPEND_STANDBY:
|
|
case PM_SUSPEND_MEM:
|
|
ret = omap_pm_suspend();
|
|
break;
|
|
default:
|
|
ret = -EINVAL;
|
|
}
|
|
|
|
return ret;
|
|
}
|
|
|
|
static int omap_pm_begin(suspend_state_t state)
|
|
{
|
|
cpu_idle_poll_ctrl(true);
|
|
if (cpu_is_omap34xx())
|
|
omap_prcm_irq_prepare();
|
|
return 0;
|
|
}
|
|
|
|
static void omap_pm_end(void)
|
|
{
|
|
cpu_idle_poll_ctrl(false);
|
|
}
|
|
|
|
static void omap_pm_finish(void)
|
|
{
|
|
if (cpu_is_omap34xx())
|
|
omap_prcm_irq_complete();
|
|
}
|
|
|
|
static const struct platform_suspend_ops omap_pm_ops = {
|
|
.begin = omap_pm_begin,
|
|
.end = omap_pm_end,
|
|
.enter = omap_pm_enter,
|
|
.finish = omap_pm_finish,
|
|
.valid = suspend_valid_only_mem,
|
|
};
|
|
|
|
#endif /* CONFIG_SUSPEND */
|
|
|
|
static void __init omap3_init_voltages(void)
|
|
{
|
|
if (!cpu_is_omap34xx())
|
|
return;
|
|
|
|
omap2_set_init_voltage("mpu_iva", "dpll1_ck", "mpu");
|
|
omap2_set_init_voltage("core", "l3_ick", "l3_main");
|
|
}
|
|
|
|
static void __init omap4_init_voltages(void)
|
|
{
|
|
if (!cpu_is_omap44xx())
|
|
return;
|
|
|
|
omap2_set_init_voltage("mpu", "dpll_mpu_ck", "mpu");
|
|
omap2_set_init_voltage("core", "l3_div_ck", "l3_main_1");
|
|
omap2_set_init_voltage("iva", "dpll_iva_m5x2_ck", "iva");
|
|
}
|
|
|
|
static inline void omap_init_cpufreq(void)
|
|
{
|
|
struct platform_device_info devinfo = { .name = "omap-cpufreq", };
|
|
platform_device_register_full(&devinfo);
|
|
}
|
|
|
|
static int __init omap2_common_pm_init(void)
|
|
{
|
|
if (!of_have_populated_dt())
|
|
omap2_init_processor_devices();
|
|
omap_pm_if_init();
|
|
|
|
return 0;
|
|
}
|
|
omap_postcore_initcall(omap2_common_pm_init);
|
|
|
|
int __init omap2_common_pm_late_init(void)
|
|
{
|
|
/*
|
|
* In the case of DT, the PMIC and SR initialization will be done using
|
|
* a completely different mechanism.
|
|
* Disable this part if a DT blob is available.
|
|
*/
|
|
if (!of_have_populated_dt()) {
|
|
|
|
/* Init the voltage layer */
|
|
omap_pmic_late_init();
|
|
omap_voltage_late_init();
|
|
|
|
/* Initialize the voltages */
|
|
omap3_init_voltages();
|
|
omap4_init_voltages();
|
|
|
|
/* Smartreflex device init */
|
|
omap_devinit_smartreflex();
|
|
|
|
/* cpufreq dummy device instantiation */
|
|
omap_init_cpufreq();
|
|
}
|
|
|
|
#ifdef CONFIG_SUSPEND
|
|
suspend_set_ops(&omap_pm_ops);
|
|
#endif
|
|
|
|
return 0;
|
|
}
|