mirror of
https://github.com/torvalds/linux
synced 2024-10-01 08:50:11 +00:00
perf vendor events: Update JSON/events for power10 platform
Update JSON/events for power10 platform with additional events. Signed-off-by: Kajol Jain <kjain@linux.ibm.com> Cc: Athira Rajeev <atrajeev@linux.vnet.ibm.com> Cc: Disha Goel <disgoel@linux.ibm.com> Cc: Ian Rogers <irogers@google.com> Cc: Madhavan Srinivasan <maddy@linux.ibm.com> Cc: Namhyung Kim <namhyung@kernel.org> Cc: linuxppc-dev@lists.ozlabs.org Link: https://lore.kernel.org/r/20230814112803.1508296-5-kjain@linux.ibm.com Signed-off-by: Arnaldo Carvalho de Melo <acme@redhat.com>
This commit is contained in:
parent
7d473f475b
commit
426c804b5a
|
@ -1,4 +1,14 @@
|
|||
[
|
||||
{
|
||||
"EventCode": "0x1D054",
|
||||
"EventName": "PM_DTLB_HIT_2M",
|
||||
"BriefDescription": "Data TLB hit (DERAT reload) page size 2M. Implies radix translation. When MMCR1[16]=0 this event counts only DERAT reloads for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x1D058",
|
||||
"EventName": "PM_ITLB_HIT_64K",
|
||||
"BriefDescription": "Instruction TLB hit (IERAT reload) page size 64K. When MMCR1[17]=0 this event counts only for demand misses. When MMCR1[17]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x1F054",
|
||||
"EventName": "PM_DTLB_HIT",
|
||||
|
@ -44,6 +54,11 @@
|
|||
"EventName": "PM_ITLB_HIT_1G",
|
||||
"BriefDescription": "Instruction TLB hit (IERAT reload) page size 1G, which implies Radix Page Table translation is in use. When MMCR1[17]=0 this event counts only for demand misses. When MMCR1[17]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x3C05A",
|
||||
"EventName": "PM_DTLB_HIT_64K",
|
||||
"BriefDescription": "Data TLB hit (DERAT reload) page size 64K. When MMCR1[16]=0 this event counts only for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x3E054",
|
||||
"EventName": "PM_LD_MISS_L1",
|
||||
|
@ -63,5 +78,15 @@
|
|||
"EventCode": "0x44056",
|
||||
"EventName": "PM_VECTOR_ST_CMPL",
|
||||
"BriefDescription": "Vector store instruction completed."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x4E054",
|
||||
"EventName": "PM_DTLB_HIT_1G",
|
||||
"BriefDescription": "Data TLB hit (DERAT reload) page size 1G. Implies radix translation. When MMCR1[16]=0 this event counts only for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x400FC",
|
||||
"EventName": "PM_ITLB_MISS",
|
||||
"BriefDescription": "Instruction TLB reload (after a miss), all page sizes. Includes only demand misses."
|
||||
}
|
||||
]
|
||||
|
|
|
@ -19,6 +19,11 @@
|
|||
"EventName": "PM_MRK_XFER_FROM_SRC_CYC_PMC1",
|
||||
"BriefDescription": "Cycles taken for a marked demand miss to reload a line from the source specified in MMCR3[0:12]."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x1D15C",
|
||||
"EventName": "PM_MRK_DTLB_MISS_1G",
|
||||
"BriefDescription": "Marked Data TLB reload (after a miss) page size 1G. Implies radix translation was used. When MMCR1[16]=0 this event counts only for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x1F150",
|
||||
"EventName": "PM_MRK_ST_L2_CYC",
|
||||
|
@ -134,6 +139,11 @@
|
|||
"EventName": "PM_MRK_L2_RC_DONE",
|
||||
"BriefDescription": "L2 RC machine completed the transaction for the marked instruction."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x3012E",
|
||||
"EventName": "PM_MRK_DTLB_MISS_2M",
|
||||
"BriefDescription": "Marked Data TLB reload (after a miss) page size 2M, which implies Radix Page Table translation was used. When MMCR1[16]=0 this event counts only for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x30132",
|
||||
"EventName": "PM_MRK_VSU_FIN",
|
||||
|
@ -184,6 +194,16 @@
|
|||
"EventName": "PM_MRK_BR_MPRED_CMPL",
|
||||
"BriefDescription": "Marked Branch Mispredicted. Includes direction and target."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x301E6",
|
||||
"EventName": "PM_MRK_DERAT_MISS",
|
||||
"BriefDescription": "Marked Erat Miss (Data TLB Access) All page sizes. When MMCR1[16]=0 this event counts only DERAT reloads for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x4010E",
|
||||
"EventName": "PM_MRK_TLBIE_FIN",
|
||||
"BriefDescription": "Marked TLBIE instruction finished. Includes TLBIE and TLBIEL instructions."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x40116",
|
||||
"EventName": "PM_MRK_LARX_FIN",
|
||||
|
@ -209,6 +229,11 @@
|
|||
"EventName": "PM_MRK_XFER_FROM_SRC_CYC_PMC4",
|
||||
"BriefDescription": "Cycles taken for a marked demand miss to reload a line from the source specified in MMCR3[45:57]."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x4C15C",
|
||||
"EventName": "PM_MRK_DERAT_MISS_1G",
|
||||
"BriefDescription": "Data ERAT Miss (Data TLB Access) page size 1G for a marked instruction. When MMCR1[16]=0 this event counts only DERAT reloads for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x4C15E",
|
||||
"EventName": "PM_MRK_DTLB_MISS_64K",
|
||||
|
@ -229,6 +254,11 @@
|
|||
"EventName": "PM_MRK_INST_CMPL",
|
||||
"BriefDescription": "Marked instruction completed."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x401E4",
|
||||
"EventName": "PM_MRK_DTLB_MISS",
|
||||
"BriefDescription": "The DPTEG required for the marked load/store instruction in execution was missing from the TLB. This event only counts for demand misses."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x401E6",
|
||||
"EventName": "PM_MRK_INST_FROM_L3MISS",
|
||||
|
|
|
@ -49,11 +49,21 @@
|
|||
"EventName": "PM_DTLB_MISS_4K",
|
||||
"BriefDescription": "Data TLB reload (after a miss) page size 4K. When MMCR1[16]=0 this event counts only for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x2C05A",
|
||||
"EventName": "PM_DERAT_MISS_1G",
|
||||
"BriefDescription": "Data ERAT Miss (Data TLB Access) page size 1G. Implies radix translation. When MMCR1[16]=0 this event counts only DERAT reloads for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x200F6",
|
||||
"EventName": "PM_DERAT_MISS",
|
||||
"BriefDescription": "DERAT Reloaded to satisfy a DERAT miss. All page sizes are counted by this event. When MMCR1[16]=0 this event counts only DERAT reloads for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x34044",
|
||||
"EventName": "PM_DERAT_MISS_PREF",
|
||||
"BriefDescription": "DERAT miss (TLB access) while servicing a data prefetch."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x3C040",
|
||||
"EventName": "PM_XFER_FROM_SRC_PMC3",
|
||||
|
|
|
@ -14,6 +14,11 @@
|
|||
"EventName": "PM_DISP_SS0_2_INSTR_CYC",
|
||||
"BriefDescription": "Cycles in which Superslice 0 dispatches either 1 or 2 instructions."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x1F05A",
|
||||
"EventName": "PM_DISP_HELD_SYNC_CYC",
|
||||
"BriefDescription": "Cycles dispatch is held because of a synchronizing instruction that requires the ICT to be empty before dispatch."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x10066",
|
||||
"EventName": "PM_ADJUNCT_CYC",
|
||||
|
|
|
@ -34,6 +34,11 @@
|
|||
"EventName": "PM_IC_DEMAND_CYC",
|
||||
"BriefDescription": "Cycles in which an instruction reload is pending to satisfy a demand miss."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x10028",
|
||||
"EventName": "PM_NTC_FLUSH",
|
||||
"BriefDescription": "The instruction was flushed after becoming next-to-complete (NTC)."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x10038",
|
||||
"EventName": "PM_DISP_STALL_TRANSLATION",
|
||||
|
@ -89,6 +94,11 @@
|
|||
"EventName": "PM_CMPL_STALL_LWSYNC",
|
||||
"BriefDescription": "Cycles in which the oldest instruction in the pipeline was a lwsync waiting to complete."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x1F058",
|
||||
"EventName": "PM_DISP_HELD_CYC",
|
||||
"BriefDescription": "Cycles dispatch is held."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x10064",
|
||||
"EventName": "PM_DISP_STALL_IC_L2",
|
||||
|
@ -219,6 +229,16 @@
|
|||
"EventName": "PM_NTC_FIN",
|
||||
"BriefDescription": "Cycles in which the oldest instruction in the pipeline (NTC) finishes. Note that instructions can finish out of order, therefore not all the instructions that finish have a Next-to-complete status."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x20066",
|
||||
"EventName": "PM_DISP_HELD_OTHER_CYC",
|
||||
"BriefDescription": "Cycles dispatch is held for any other reason."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x2006A",
|
||||
"EventName": "PM_DISP_HELD_STF_MAPPER_CYC",
|
||||
"BriefDescription": "Cycles dispatch is held because the STF mapper/SRB was full. Includes GPR (count, link, tar), VSR, VMR, FPR."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x30004",
|
||||
"EventName": "PM_DISP_STALL_FLUSH",
|
||||
|
@ -309,6 +329,11 @@
|
|||
"EventName": "PM_DISP_STALL_IC_L3",
|
||||
"BriefDescription": "Cycles when dispatch was stalled while the instruction was fetched from the local L3."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x30060",
|
||||
"EventName": "PM_DISP_HELD_XVFC_MAPPER_CYC",
|
||||
"BriefDescription": "Cycles dispatch is held because the XVFC mapper/SRB was full."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x30066",
|
||||
"EventName": "PM_LSU_FIN",
|
||||
|
@ -414,6 +439,16 @@
|
|||
"EventName": "PM_IC_MISS_CMPL",
|
||||
"BriefDescription": "Non-speculative instruction cache miss, counted at completion."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x40060",
|
||||
"EventName": "PM_DISP_HELD_SCOREBOARD_CYC",
|
||||
"BriefDescription": "Cycles dispatch is held while waiting on the Scoreboard. This event combines VSCR and FPSCR together."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x40062",
|
||||
"EventName": "PM_DISP_HELD_RENAME_CYC",
|
||||
"BriefDescription": "Cycles dispatch is held because the mapper/SRB was full. Includes GPR (count, link, tar), VSR, VMR, FPR and XVFC."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x400F2",
|
||||
"EventName": "PM_1PLUS_PPC_DISP",
|
||||
|
|
|
@ -39,6 +39,11 @@
|
|||
"EventName": "PM_PMC5_OVERFLOW",
|
||||
"BriefDescription": "The event selected for PMC5 caused the event counter to overflow."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x1002A",
|
||||
"EventName": "PM_PMC3_HELD_CYC",
|
||||
"BriefDescription": "Cycles when the speculative counter for PMC3 is frozen."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x1F15E",
|
||||
"EventName": "PM_MRK_START_PROBE_NOP_CMPL",
|
||||
|
|
|
@ -13,5 +13,10 @@
|
|||
"EventCode": "0x200FE",
|
||||
"EventName": "PM_DATA_FROM_L2MISS",
|
||||
"BriefDescription": "The processor's L1 data cache was reloaded from a source beyond the local core's L2 due to a demand miss."
|
||||
},
|
||||
{
|
||||
"EventCode": "0x300F0",
|
||||
"EventName": "PM_ST_MISS_L1",
|
||||
"BriefDescription": "Store Missed L1."
|
||||
}
|
||||
]
|
||||
|
|
Loading…
Reference in a new issue